Přístupnostní navigace
E-application
Search Search Close
Publication detail
SOVA, V. GREPL, R.
Original Title
Hardware in the Loop Simulation Model of BLDC Motor Taking Advantage of FPGA and CPU Simultaneous Implementation
Type
conference paper
Language
English
Original Abstract
This paper presents Hardware in the Loop (HIL) simulation of the BLDC motor used in aerospace applications. Due to a high frequency driving signals and a high dynamics of the electrical part of the BLDC motor, the utilization of FPGA is necessary. The algorithm is distributed between the CPU and the FPGA and targeted to dSPACE modular hardware.
Keywords
BLDC, HIL, FPGA
Authors
SOVA, V.; GREPL, R.
RIV year
2013
Released
9. 10. 2013
Publisher
Springer International Publishing
Location
Cham, Heidelberg, New York, Dordrecht, London
ISBN
978-3-319-02293-2
Book
Mechatronics 2013: Recent Technological and Scientific Advances
Edition
Mechatronics
Pages from
135
Pages to
142
Pages count
8
BibTex
@inproceedings{BUT106474, author="Václav {Sova} and Robert {Grepl}", title="Hardware in the Loop Simulation Model of BLDC Motor Taking Advantage of FPGA and CPU Simultaneous Implementation", booktitle="Mechatronics 2013: Recent Technological and Scientific Advances", year="2013", series="Mechatronics", pages="135--142", publisher="Springer International Publishing", address="Cham, Heidelberg, New York, Dordrecht, London", doi="10.1007/978-3-319-02294-9\{_}84", isbn="978-3-319-02293-2" }