Přístupnostní navigace
E-application
Search Search Close
Publication detail
GERLICH, T. KANDI, A. BAKSI, A. MARTINÁSEK, Z. GUILLEY, S. GAN, P. BREIER, J. CHATTOPADHYAY, A. BHASIN, S. SHRIVASTWA, R.
Original Title
Hardware Implementation of ASCON
Type
article in a collection out of WoS and Scopus
Language
English
Original Abstract
In this work, we present various hardware implementation for ASCON. We cover encryption + tag generation as well as decryption + tag verification for ASCON AEAD and also ASCON hash function. On top the usual (unprotected) implementation, we present side channel protection (threshold countermeasure) and triplication/majority based fault protection. The side channel and fault protections work orthogonal to each other (i.e., either one can be turned on/off without affecting the other). We also show ASIC and FPGA benchmarks for our implementations.
Keywords
ASCON; Hardware Implementation; Side Channel Attack; Threshold Implementation; Fault Attack; Countermeasure
Authors
GERLICH, T.; KANDI, A.; BAKSI, A.; MARTINÁSEK, Z.; GUILLEY, S.; GAN, P.; BREIER, J.; CHATTOPADHYAY, A.; BHASIN, S.; SHRIVASTWA, R.
Released
21. 6. 2023
Publisher
NIST
Pages from
1
Pages to
14
Pages count
URL
https://csrc.nist.gov/events/2023/lightweight-cryptography-workshop-2023
BibTex
@inproceedings{BUT184774, author="Tomáš {Gerlich} and Aneesh {Kandi} and Anubhab {Baksi} and Zdeněk {Martinásek} and Sylvain {Guilley} and Peizhou {Gan} and Jakub {Breier} and Anupam {Chattopadhyay} and Shivam {Bhasin} and Ritu Ranjan {Shrivastwa}", title="Hardware Implementation of ASCON", year="2023", pages="1--14", publisher="NIST", url="https://csrc.nist.gov/events/2023/lightweight-cryptography-workshop-2023" }