Publication detail

Efficient Implementation of Clock and Data Recovery

KUBÍČEK, M. KOVÁČ, M.

Original Title

Efficient Implementation of Clock and Data Recovery

Type

conference paper

Language

English

Original Abstract

Clock and data recovery (CDR) is very common operation in modern communication systems. Data are usually transmitted without corresponding clock signal because it is inefficient and sometimes even impossible. Then it is necessary to recover a replica of the original clock signal on the receiver side. The replicated clock signal is derived from the incoming data signal and must have the same frequency and phase as the original one (rising edge of the clock must appear in the middle of the data bit). CDR can be managed in several ways depending strongly on the desired data rate. This paper describes possible solutions of CDR at data rates from about 100 Mb/s to several hundreds of Mb/s (the lower limit is only in terms of cost efficiency, not in capabilities, [3]).

Keywords

Clock recovery, FPGA, VHDL, CDR

Authors

KUBÍČEK, M.; KOVÁČ, M.

RIV year

2007

Released

1. 1. 2007

Publisher

University of Miskolc

Location

University of Miskolc, Hungary

ISBN

978-963-661-783-7

Book

Proceedings of the 6th International Conference of PhD Students

Edition number

1

Pages from

289

Pages to

292

Pages count

4

BibTex

@inproceedings{BUT23825,
  author="Michal {Kubíček} and Michal {Kováč}",
  title="Efficient Implementation of Clock and Data Recovery",
  booktitle="Proceedings of the 6th International Conference of PhD Students",
  year="2007",
  number="1",
  pages="289--292",
  publisher="University of Miskolc",
  address="University of Miskolc, Hungary",
  isbn="978-963-661-783-7"
}