Přístupnostní navigace
E-application
Search Search Close
Publication detail
STRAKA, M. KOTÁSEK, Z. WINTER, J.
Original Title
Digital Systems Architectures Based on On-line Checkers
Type
article in a collection out of WoS and Scopus
Language
English
Original Abstract
In this paper, we present a methodology for generating VHDL descriptions of hardware checkers is presented. It is shown how the methodology can be used to generate on-line checkers of communication protocols, counters, decoders, registers, comparators, etc. It is also demonstrated how a checker for more complex structures can be developed. We describe the possibilities of utilizing this approach in the design of Fault Tolerant Systems (FTS). Experimental results in terms of FPGA resources needed to synthesize different types of checkers are presented.
Keywords
Fault Tolerant Systems, simple circuit, checker, FPGA, on-line testing, protocols
Authors
STRAKA, M.; KOTÁSEK, Z.; WINTER, J.
RIV year
2008
Released
13. 5. 2008
Publisher
IEEE Computer Society
Location
Parma
ISBN
978-0-7695-3277-6
Book
11th EUROMICRO Conference on Digital System Design DSD 2008
Pages from
81
Pages to
87
Pages count
8
URL
https://www.fit.vut.cz/research/publication/8621/
BibTex
@inproceedings{BUT27769, author="Martin {Straka} and Zdeněk {Kotásek} and Jan {Winter}", title="Digital Systems Architectures Based on On-line Checkers", booktitle="11th EUROMICRO Conference on Digital System Design DSD 2008", year="2008", pages="81--87", publisher="IEEE Computer Society", address="Parma", isbn="978-0-7695-3277-6", url="https://www.fit.vut.cz/research/publication/8621/" }