Přístupnostní navigace
E-application
Search Search Close
Publication detail
KOŘENEK, J. KOBIERSKÝ, P.
Original Title
Intrusion Detection System Intended for Multigigabit Networks
Type
article in a collection out of WoS and Scopus
Language
English
Original Abstract
Network intrusion detection systems (IDS) are becoming an important tool for securing critical information and infrastructure. Current software-based IDS often fails to keep up with high-speed network links so a hardware based IDS is requested. This paper deals with design and implementation of complete hardware accelerated IDS solution based on Field-Programmable Gate Array (FPGA). Core generator for automatic mapping of IDS rules to FPGA logic was designed to assure fast packet classification and high speed pattern matching. Proposed architecture has been evaluated on a COMBO6X card with FPGA Virtex-II Pro. Using COMBO6X card theoretical throughput 6.4~Gbps was achieved for all Snort rules. The designed system can be configured by rules described in Snort format using web interface.
Keywords
Traffic Scanner, Snort, IDS, pattern matching
Authors
KOŘENEK, J.; KOBIERSKÝ, P.
RIV year
2007
Released
24. 8. 2007
Publisher
IEEE Computer Society
Location
Krakow
ISBN
978-1-4244-1161-0
Book
2007 IEEE Design and Diagnostics of Electronic Circuits and Systems
Pages from
361
Pages to
364
Pages count
4
BibTex
@inproceedings{BUT28816, author="Jan {Kořenek} and Petr {Kobierský}", title="Intrusion Detection System Intended for Multigigabit Networks", booktitle="2007 IEEE Design and Diagnostics of Electronic Circuits and Systems", year="2007", pages="361--364", publisher="IEEE Computer Society", address="Krakow", isbn="978-1-4244-1161-0" }