Přístupnostní navigace
E-application
Search Search Close
Publication detail
STRAKA, M. KAŠTIL, J. KOTÁSEK, Z.
Original Title
Generic Partial Dynamic Reconfiguration Controller for Fault Tolerant Designs Based on FPGA
Type
article in a collection out of WoS and Scopus
Language
English
Original Abstract
In recent years, many techniques for self repairing of the systems implemented in FPGA were developed and presented. The basic problem of these approaches is bigger overhead of unit for controlling of the partial reconfiguration process. Moreover, these solutions generally are not implemented as fault tolerant system. In this paper, a small and flexible generic partial dynamic reconfiguration controller implemented inside FPGA is presented. The basic architecture and usage of the controller in the FPGA-based fault tolerant structure are described. The implementation of controller as fault tolerant component is described as well. The basic features and synthesis results of controller for Xilinx FPGA and comparison with MicroBlaze solution are presented.
Keywords
FPGA, partial reconfiguration, controller, fault tolerant system, architecture
Authors
STRAKA, M.; KAŠTIL, J.; KOTÁSEK, Z.
RIV year
2010
Released
3. 10. 2010
Publisher
IEEE Computer Society
Location
Tampere
ISBN
978-1-4244-8971-8
Book
NORCHIP 2010
Pages from
1
Pages to
4
Pages count
BibTex
@inproceedings{BUT34857, author="Martin {Straka} and Jan {Kaštil} and Zdeněk {Kotásek}", title="Generic Partial Dynamic Reconfiguration Controller for Fault Tolerant Designs Based on FPGA", booktitle="NORCHIP 2010", year="2010", pages="1--4", publisher="IEEE Computer Society", address="Tampere", isbn="978-1-4244-8971-8" }