Přístupnostní navigace
E-application
Search Search Close
Publication detail
KLEDROWETZ, V. HÁZE, J.
Original Title
Basic Block of Pipelined ADC Design Requirements
Type
journal article - other
Language
English
Original Abstract
The paper describes design requirements of a basic stage (called MDAC - Multiplying Digital-to-Analog Converter) of a pipelined ADC. There exist error sources such as finite DC gain of opamp, capacitor mismatch, thermal noise, etc., arising when the switched capacitor (SC) technique and CMOS technology are used. These non-idealities are explained and their influences on overall parameters of a pipelined ADC are studied. The pipelined ADC including non-idealities was modeled in MATLAB - Simulink simulation environment.
Keywords
Pipelined ADC, MDAC, SC technique, MATLAB model, thermal noise, opamp.
Authors
KLEDROWETZ, V.; HÁZE, J.
RIV year
2011
Released
11. 4. 2011
Publisher
VUT v Brně
Location
Brno
ISBN
1210-2512
Periodical
Radioengineering
Year of study
Number
1
State
Czech Republic
Pages from
234
Pages to
238
Pages count
5
BibTex
@article{BUT50694, author="Vilém {Kledrowetz} and Jiří {Háze}", title="Basic Block of Pipelined ADC Design Requirements", journal="Radioengineering", year="2011", volume="2011", number="1", pages="234--238", issn="1210-2512" }