Publication detail

Verification of Asynchronous and Parametrized Hardware Designs

SMRČKA, A.

Original Title

Verification of Asynchronous and Parametrized Hardware Designs

Type

dissertation

Language

English

Original Abstract

In this thesis, we introduce two original approaches to formal verification of hardware designs. In particular, we aim at model checking of circuits with multiple clocks and verification of parametrized hardware designs. Considering the former contribution, we introduce four methods which we use for modelling the clock domain crossing of a circuit. Models derived in such a way can then be model checked as usual while possible problems stemming from the synchronization  within a circuit are implicitly covered. Four proposed ways of modelling a data transfer differ in their precision and the incurred verification cost. In the latter contribution, our proposed approach of verification is based on a translation of parametrized hardware designs to counter automata and on exploiting the recent advances achieved in the area of their automated formal verification. A  parametrized hardware design translated to a counter automaton can be verified for all possible values of parameters at once.

Keywords

Formal verification, modelling hardware design, clock domain crossing, parametrized hardware design, counter automata.

Authors

SMRČKA, A.

Released

15. 12. 2010

Publisher

Department of Intelligent Systems FIT BUT

Location

Brno

Pages count

124

URL

BibTex

@phdthesis{BUT66491,
  author="Aleš {Smrčka}",
  title="Verification of Asynchronous and Parametrized Hardware Designs",
  publisher="Department of Intelligent Systems FIT BUT",
  address="Brno",
  pages="124",
  year="2010",
  url="https://www.fit.vut.cz/research/publication/9435/"
}

Documents