Přístupnostní navigace
E-application
Search Search Close
Publication detail
YOUNES, D. ŠTEFFAN, P.
Original Title
TWO MODULO 2n +/- 1 ADDERS BASED ON PREFIX COMPUTATION
Type
conference paper
Language
English
Original Abstract
Two novel designs of residue number system adders corresponding moduli 2n–1, 2n+1 are presented in this paper. Both designs are based on prefix computation idea, which was inspired from the technique used in carry look-ahead adder (CLA). This prefix computation speeds up the addition-correction process corresponding to each modulo. The proposed modular adders were designed in such a way to be efficiently implemented on Spartan-3 field programmable gate array (FPGA) board. The implementation results showed time, area savings up to 44.7%, 14.3%, respectively, which indicates that these adders are very effective for designs with critical timing requirements.
Keywords
Residue Number System, modulo 2n+/-1 adders, FPGA, prefix carry computation
Authors
YOUNES, D.; ŠTEFFAN, P.
RIV year
2011
Released
19. 5. 2011
ISBN
978-80-214-4404-1
Book
IMAPS - Mikroelektronika současnosti
Pages from
1
Pages to
6
Pages count
BibTex
@inproceedings{BUT88544, author="Dina {Younes} and Pavel {Šteffan}", title="TWO MODULO 2n +/- 1 ADDERS BASED ON PREFIX COMPUTATION", booktitle="IMAPS - Mikroelektronika současnosti", year="2011", pages="1--6", isbn="978-80-214-4404-1" }