Přístupnostní navigace
E-application
Search Search Close
Publication detail
PRISTACH, M. FUJCIK, L.
Original Title
Serial IIR Filter Structure Generator for ASICs
Type
journal article - other
Language
English
Original Abstract
The paper presents generator of an infinite impulse response (IIR) digital filter structure for implementation in application specific integration circuits (ASICs). The paper describes the filter architecture with serial calculation. The serial architecture utilizes one shared multiply and accumulate (MAC) unit in order to achieve minimal area on chip. Software in C++ language was written for automatic filter generation. The software generates fully synthesizable VHDL description of filter, batch file for simulator and test-bench file for automatic filter verification from the filter specification file.
Keywords
application specific integration circuits, hardware description language, infinite impulse response filter, multiply and accumulate unit
Authors
PRISTACH, M.; FUJCIK, L.
RIV year
2012
Released
31. 12. 2012
Publisher
Západočeská univerzita v Plzni
Location
Plzeň
ISBN
1802-4564
Periodical
ElectroScope - http://www.electroscope.zcu.cz
Year of study
Number
6
State
Czech Republic
Pages from
1
Pages to
4
Pages count
BibTex
@article{BUT96418, author="Marián {Pristach} and Lukáš {Fujcik}", title="Serial IIR Filter Structure Generator for ASICs", journal="ElectroScope - http://www.electroscope.zcu.cz", year="2012", volume="2012", number="6", pages="1--4", issn="1802-4564" }