Přístupnostní navigace
E-application
Search Search Close
Publication detail
SMRČKA, A.
Original Title
Verification of Asynchronous and Parametrized Hardware Designs
Type
journal article - other
Language
English
Original Abstract
Two original approaches to formal verification of hardware designs are introduced. In particular, we aim at model checking of circuits with multiple clocks and verification of parametrized hardware designs. Considering the former contribution, we introduce four methods which we use for modelling the clock domain crossing of a circuit. Models derived in such a way can then be model checked as usual while possible problems stemming from the synchronization within a circuit are implicitly covered. Four proposed ways of modelling a data transfer differ in their precision and the incurred verification cost. In the latter contribution, our proposed approach of verification is based on a translation of parametrized hardware designs to counter automata and on exploiting the recent advances achieved in the area of their automated formal verification. A parametrized hardware design translated to a counter automaton can be verified for all possible values of parameters at once.
Keywords
Formal verification, modelling hardware design, clock domain crossing, parametrized hardware design, counter automata.
Authors
RIV year
2010
Released
30. 12. 2010
ISBN
1338-1237
Periodical
Information Sciences and Technologies Bulletin of the ACM Slovakia
Year of study
2
Number
State
Slovak Republic
Pages from
60
Pages to
69
Pages count
10
URL
http://acmbulletin.fiit.stuba.sk/vol2num2/smrcka.pdf
BibTex
@article{BUT50297, author="Aleš {Smrčka}", title="Verification of Asynchronous and Parametrized Hardware Designs", journal="Information Sciences and Technologies Bulletin of the ACM Slovakia", year="2010", volume="2", number="2", pages="60--69", issn="1338-1237", url="http://acmbulletin.fiit.stuba.sk/vol2num2/smrcka.pdf" }