Přístupnostní navigace
E-přihláška
Vyhledávání Vyhledat Zavřít
Detail publikace
PODIVÍNSKÝ, J. ZACHARIÁŠOVÁ, M. ČEKAN, O. KOTÁSEK, Z.
Originální název
FPGA Prototyping and Accelerated Verification of ASIPs
Typ
článek ve sborníku ve WoS nebo Scopus
Jazyk
angličtina
Originální abstrakt
In current SoC verification, the trend is to create verification solutions that are tailored to specific issues in SoC or to specific architectures. The reason is that the complexity of these systems makes it difficult to use general verification approaches such as formal or simulation-based verification. This paper presents a solution that is targeted to one particular area - Application-Specific Instruction-Set Processors (ASIP) and multi-processor systems containing several ASIPs. We propose automated FPGA prototyping and accelerated verification of these systems while the accelerated verification environment corresponds to the principles of UVM (Universal Verification Methodology) therefore can easily be integrated. Automated generation of verification environments and acceleration of verification runnning on a real hardware platform makes this solution very unique and beneficial, not only in speed, but also in debugging specific hardware issues.
Klíčová slova
UVM, Acceleration, FPGA Prototyping, ASIP
Autoři
PODIVÍNSKÝ, J.; ZACHARIÁŠOVÁ, M.; ČEKAN, O.; KOTÁSEK, Z.
Rok RIV
2015
Vydáno
22. 4. 2015
Nakladatel
IEEE Computer Society
Místo
Belgrade
ISBN
978-1-4799-6780-3
Kniha
IEEE 18th International Symposium on Design and Diagnostics of Electronic Circuits and Systems
Strany od
145
Strany do
148
Strany počet
4
URL
https://www.fit.vut.cz/research/publication/10881/
BibTex
@inproceedings{BUT119854, author="Jakub {Podivínský} and Marcela {Zachariášová} and Ondřej {Čekan} and Zdeněk {Kotásek}", title="FPGA Prototyping and Accelerated Verification of ASIPs", booktitle="IEEE 18th International Symposium on Design and Diagnostics of Electronic Circuits and Systems", year="2015", pages="145--148", publisher="IEEE Computer Society", address="Belgrade", doi="10.1109/DDECS.2015.33", isbn="978-1-4799-6780-3", url="https://www.fit.vut.cz/research/publication/10881/" }
Dokumenty
podivinsky_ddecs2015_sbornik.pdf