Detail publikace

Efficient Hardware Accelerator for Symbolic Regression Problems

VAŠÍČEK, Z. SEKANINA, L.

Originální název

Efficient Hardware Accelerator for Symbolic Regression Problems

Typ

článek ve sborníku mimo WoS a Scopus

Jazyk

angličtina

Originální abstrakt

In this paper, a new hardware architecture for the acceleration of symbolic regression problems using Cartesian Genetic Programming (CGP) is presented. In order to minimize the number of expensive memory accesses, a new algorithm is proposed. The search algorithm is implemented using PowerPC processor which is available in Xilinx FPGAs of Virtex family. A significant speedup of evolution is obtained in comparison with a highly optimized software implementation of CGP.

Klíčová slova

hardware acceleration, regression problem, evolutionary design, image filter, fpga, powerpc

Autoři

VAŠÍČEK, Z.; SEKANINA, L.

Rok RIV

2009

Vydáno

13. 11. 2009

Nakladatel

Masaryk University

Místo

Znojmo

ISBN

978-80-87342-04-6

Kniha

5th Doctoral Workshop on Mathematical and Engineering Methods in Computer Science

Strany od

192

Strany do

199

Strany počet

8

URL

BibTex

@inproceedings{BUT34289,
  author="Zdeněk {Vašíček} and Lukáš {Sekanina}",
  title="Efficient Hardware Accelerator for Symbolic Regression Problems",
  booktitle="5th Doctoral Workshop on Mathematical and Engineering Methods in Computer Science",
  year="2009",
  pages="192--199",
  publisher="Masaryk University",
  address="Znojmo",
  isbn="978-80-87342-04-6",
  url="https://www.fit.vut.cz/research/publication/9108/"
}

Dokumenty