Přístupnostní navigace
E-přihláška
Vyhledávání Vyhledat Zavřít
Detail publikace
KEKELY, M. KOŘENEK, J.
Originální název
Packet Classification with Limited Memory Resources
Typ
článek ve sborníku ve WoS nebo Scopus
Jazyk
angličtina
Originální abstrakt
Network security and monitoring devices use packet classification to match packet header fields in a set of rules. Many hardware architectures have been designed to accelerate packet classification and achieve wire-speed throughput for 100Gbps networks. The architectures are designed for high throughput even for the shortest packets. However, FPGA SoC and Intel Xeon with FPGA have limited resources for multiple accelerators. Usually, it is necessary to balance between available resources and the level of acceleration. Therefore, we have designed new hardware architecture for packet classification, which can balance between the processing speed and hardware resources. To achieve 10 Gbps average throughput the architecture need only 20 BlockRAMs for 5500 rules. Moreover, the architecture can scale the processing speed to wire-speed throughput on 100 Gbps line at the cost of additional memory resources.
Klíčová slova
DCFL, packet classification, FPGA, P4
Autoři
KEKELY, M.; KOŘENEK, J.
Vydáno
30. 8. 2017
Nakladatel
Institute of Electrical and Electronics Engineers
Místo
Vieden
ISBN
978-1-5386-2145-5
Kniha
In proceedings 2017 Euromicro Conference on Digital System Design
Strany od
179
Strany do
183
Strany počet
5
BibTex
@inproceedings{BUT144481, author="Michal {Kekely} and Jan {Kořenek}", title="Packet Classification with Limited Memory Resources", booktitle="In proceedings 2017 Euromicro Conference on Digital System Design", year="2017", pages="179--183", publisher="Institute of Electrical and Electronics Engineers", address="Vieden", doi="10.1109/DSD.2017.61", isbn="978-1-5386-2145-5" }