Přístupnostní navigace
E-přihláška
Vyhledávání Vyhledat Zavřít
Detail publikace
FRÝZA, T. MEGO, R.
Originální název
Frequency Domain FIR Filter Optimization for Multi-core C6678 DSP
Typ
článek ve sborníku ve WoS nebo Scopus
Jazyk
angličtina
Originální abstrakt
This paper is focused on the optimal utilization of hardware resources within a processor during the execution of desired source codes. As an example, the algorithm which is commonly used for performance benchmarks was applied. In this paper we optimize the signal processing algorithm, FDFIR (Frequency Domain FIR filter) for the specific architecture of the eight-core digital signal processor TMS320C6678. This algorithm is suitable for benchmarking because it contains both forward and inverse Fast Fourier Transform and vector multiplication as well. The goal of the analysis is to describe and avoid any idle operations in the algorithm which extend the computational time and increase the power consumption of the processor. The proposed approaches were explained in detail for a test case with a very short vector length.
Klíčová slova
FDFIR, optimization, implementation, C6678, DSP
Autoři
FRÝZA, T.; MEGO, R.
Vydáno
26. 4. 2016
Nakladatel
IEEE
Místo
Žilina, Slovensko
ISBN
978-1-5090-1674-7
Kniha
26th International Conference Radioelektronika
Strany od
1
Strany do
4
Strany počet
URL
http://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=7477430
BibTex
@inproceedings{BUT127011, author="Tomáš {Frýza} and Roman {Mego}", title="Frequency Domain FIR Filter Optimization for Multi-core C6678 DSP", booktitle="26th International Conference Radioelektronika", year="2016", pages="1--4", publisher="IEEE", address="Žilina, Slovensko", doi="10.1109/RADIOELEK.2016.7477430", isbn="978-1-5090-1674-7", url="http://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=7477430" }