Přístupnostní navigace
E-přihláška
Vyhledávání Vyhledat Zavřít
Detail publikace
LOJDA, J. PÁNEK, R. KOTÁSEK, Z.
Originální název
Automatic Design of Fault-Tolerant Systems for VHDL and SRAM-based FPGAs
Typ
článek ve sborníku ve WoS nebo Scopus
Jazyk
angličtina
Originální abstrakt
This paper presents and evaluates the possibility of automatic design of fault-tolerant systems from unhardened systems. We present an overview of our toolkit with its three main components: 1) fault-tolerant structures insertion (which we call helpers); 2) fault-tolerant structures selection (called guiders); and 3) automatic testbed generation, incorporating advanced acceleration techniques to accelerate the test and evaluation. Our approach is targeting complete independence on the HW description language and its abstraction level, however, for our case study, we focus on VHDL in combination with fine-grained n-modular redundancy. In the case study part of this paper, we proved that it is undoubtedly beneficial to select a proper fault tolerance method for each partition separately. Three experimental systems were developed with the usage of our method. Two of them achieved better reliability parameter while even lowering their chip area, compared to static allocation of equivalent fault tolerance technique type. In the case study, we target the best median time to failure, the so-called t50, however, our method is not dependent on this parameter and arbitrary optimization target can be selected, as soon as it is measurable.
Klíčová slova
Fault-Tolerant System Design, Electronic Design Automation, Redundancy Insertion, Redundancy Allocation, Multiple-choice Knapsack Problem, FPGA, VHDL, t50
Autoři
LOJDA, J.; PÁNEK, R.; KOTÁSEK, Z.
Vydáno
1. 9. 2021
Nakladatel
Institute of Electrical and Electronics Engineers
Místo
Palermo
ISBN
978-1-6654-2703-6
Kniha
Proceedings - 2021 24th Euromicro Conference on Digital System Design, DSD 2021
Strany od
549
Strany do
552
Strany počet
4
URL
https://www.fit.vut.cz/research/publication/12488/
BibTex
@inproceedings{BUT175778, author="Jakub {Lojda} and Richard {Pánek} and Zdeněk {Kotásek}", title="Automatic Design of Fault-Tolerant Systems for VHDL and SRAM-based FPGAs", booktitle="Proceedings - 2021 24th Euromicro Conference on Digital System Design, DSD 2021", year="2021", pages="549--552", publisher="Institute of Electrical and Electronics Engineers", address="Palermo", doi="10.1109/DSD53832.2021.00088", isbn="978-1-6654-2703-6", url="https://www.fit.vut.cz/research/publication/12488/" }
Dokumenty
DSD_2021_Lojda_et_al.pdf