Přístupnostní navigace
E-přihláška
Vyhledávání Vyhledat Zavřít
Detail publikace
KUBÍČEK, M. KOLKA, Z.
Originální název
FPGA-based In-system Jitter Measurement
Typ
článek ve sborníku ve WoS nebo Scopus
Jazyk
angličtina
Originální abstrakt
The paper presents a simple jitter measurement device implemented in FPGA. The device for the jitter measurement is closely coupled with a blind oversampling data recovery circuit (BO-CDR), which is sometimes used in asynchronous high speed data receivers as an alternative to the traditional PLL-based CDR circuit. The jitter measurement itself is based on estimating the edge density distribution over one unit interval via evaluating the number of detected edges in particular time intervals. The method enables simultaneous data transmission and real-time signal quality estimation without affecting the data signal, which is probably the main benefit of the proposed solution. There is no need for any additional hardware except the FPGA. The jitter evaluation is done completely within the gate array, requiring a few of its hardware resources. The proposed device was successfully implemented and tested on an optical data link. Real measurement results are presented together with reference measurements acquired using an oscilloscope.
Klíčová slova
bit error rate, confidence level, FPGA, jitter
Autoři
KUBÍČEK, M.; KOLKA, Z.
Rok RIV
2011
Vydáno
23. 11. 2011
Nakladatel
Fakulta elektrotechniky, ČVUT
Místo
Technická 2, Praha 6, 166 27
ISBN
978-80-01-04887-0
Kniha
ISMOT Proceedings 2011
Edice
1
Číslo edice
Strany od
277
Strany do
280
Strany počet
4
BibTex
@inproceedings{BUT74718, author="Michal {Kubíček} and Zdeněk {Kolka}", title="FPGA-based In-system Jitter Measurement", booktitle="ISMOT Proceedings 2011", year="2011", series="1", number="1", pages="277--280", publisher="Fakulta elektrotechniky, ČVUT", address="Technická 2, Praha 6, 166 27", isbn="978-80-01-04887-0" }